## Description

The FA1384X series are CMOS current mode control ICs for off-line and DC-to-DC converters.
These ICs can reduce start-up circuit loss and are optimum for high efficiency power supplies because of the low power dissipation achieved through changes in the CMOS fabrication process.
These ICs can drive a power MOSFET directly.
The high-performance, compact power supply can be designed with minimal external components .

## Features

- CMOS process
- Low-power dissipation
- Standby current $2 \mu \mathrm{~A}$ (max.), start-up current $30 \mu \mathrm{~A}$ (max.)
- Pulse-by-pulse current limiting
- 5 V bandgap reference
- UVLO (Undervoltage lockout) with hysteresis
- Maximum duty cycle FA13842, 13843: 96\% FA13844, 13845: 48\%
- Pin-for-pin compatible with UC384X

Note: Pins are fully compatible, but characteristics are not. When our ICs are applied to a power supply circuit designed for other manufactures' $384 X$ series, the characteristics and safety features of the power supply must be checked.

■ Types of FA1384X series

\left.| Type | UVLO |  | Maximum duty | Package |
| :--- | :--- | :--- | :--- | :--- |
|  | Start threshold | Stop threshold |  |  |
| cycle |  |  |  |  |$\right)$

## ■ Dimensions, mm

- SOP-8

- DIP-8


FA13842, 13843, 13844, 13845

## ■ Block diagram

- FA13842, 13843

- FA13844, 13845


| Pin No. | Symbol | Function | Description |
| :--- | :--- | :--- | :--- |
| 1 | COMP | Compensating | Error amplifier output, available <br> for loop compensation circuit |
| 2 | FB | Feedback | lnverting input of the error <br> amplifier |
| 3 | ISNS | Current sensing | Input voltage proportional to <br> inductor current |
| 4 | RT/CT | Oscillator control | Setting oscillation frequency <br> and maximum duty-cycle with <br> resistor RT and capacitor CT |
| $\mathbf{5}$ | GND | Ground | Ground |
| 6 | OUT | Output | Output for driving a power <br> MOSFET |
| 7 | VCC | Power supply | Power supply <br> 8 VREF |
| Reference voltage | Reference voltage and <br> current source charging <br> capacitor CT through resistor <br> RT |  |  |

## - Absolute maximum ratings $\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right)$

| Item | Symbol | Test condition | Rating | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage | Vcc | Low impedance source | 28 | V |
|  |  | Zener clamp (Icc<10mA) | Self limiting | V |
| Zener current | Iz |  | 10 | mA |
| Output peak current | Io | Source current | 400 | mA |
|  |  | Sink current | 1 | A |
| FB/ISNS terminal input voltage | VIN | FB, ISNS | -0.3 to 5.3 | V |
| Error amplifier sink current | ISINK |  | 10 | mA |
| Total power dissipation | Pd | at $\mathrm{Ta}<50^{\circ} \mathrm{C}$ DIP <br>  SOP | $\begin{aligned} & 800 \\ & 400 \end{aligned}$ | mW |
| Thermal resistance | R $\mathrm{j}_{\mathrm{j}} \mathrm{a}$ | Junction-air DIP <br>  SOP | $\begin{aligned} & 125 \\ & 250 \end{aligned}$ | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Junction temperature | Tj |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| Ambient temperature | Ta |  | -25 to 85 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg |  | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |

## Recommended operating conditions

| Item | Symbol | Min. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- |
| Supply voltage | Vcc | 10 | 25 | V |
| Oscillation timing capacitor | CT | 0.47 | 10 | nF |
| Oscillation timing resistor | RT | 2.0 | 100 | $\mathrm{k} \Omega$ |
| Oscillation frequency | fosc | 10 | 500 | kHz |

Electrical characteristics (Vcc=15V, RT=10k $\Omega, \mathrm{CT}=3.3 \mathrm{nF}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ )

## Reference voltage section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Reference voltage | VREF | $\mathrm{Tj}=25^{\circ} \mathrm{C}, \mathrm{IL}=1 \mathrm{~mA}$ | 4.75 | 5.00 | 5.25 | V |
| Line regulation | LINE | VcC $=10$ to 25 V |  | $\pm 3$ | $\pm 20$ | mV |
| Load current regulation | LOAD | $\mathrm{IL}=0$ to 20 mA |  | $\pm 3$ | $\pm 25$ | mV |
| Temperature regulation | VTC | $\mathrm{Ta}=-25$ to $85^{\circ} \mathrm{C}$ |  | $\pm 0.3$ | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |  |
| Output current at short-circuit | IOS | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ |  | 60 | mA |  |

## Oscillator section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Oscillation frequency | fosc | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | 49 | 52 | 55 | kHz |
|  |  | $\mathrm{Ta}=-25$ to $85^{\circ} \mathrm{C}$ | 47 |  | 57 | kHz |
| Voltage stability | fdv | $\mathrm{VcC}=10$ to 25 V |  | $\pm 0.25$ | $\pm 1$ | $\%$ |
| Temperature stability | fdt | $\mathrm{Ta}=-25$ to $85^{\circ} \mathrm{C}$ |  | -0.07 |  | $\% /^{\circ} \mathrm{C}$ |
| Oscillation amplitude | Vosc | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ |  | 1.6 |  | V |
| Discharge current | VIISCHG | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ |  | 8.4 |  | mA |

## Error amplifier section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input voltage | VFb | $\mathrm{COMP}=2.5 \mathrm{~V}, \mathrm{Tj}=25^{\circ} \mathrm{C}$ | 2.4 | 2.5 | 2.6 | V |
| Input leak current | IFB |  |  |  | $\pm 2$ | $\mu \mathrm{A}$ |
| Open-loop gain | Av |  | 65 | 72 |  | dB |
| Unity gain bandwidth | ft |  | 0.7 | 1 |  | MHz |
| Output source current | IsOURCE | $\mathrm{FB}=2.3 \mathrm{~V}, \mathrm{COMP}=0 \mathrm{~V}$ | -0.8 | -1.0 |  | mA |
| Output sink current | ISINK | $\mathrm{FB}=2.7 \mathrm{~V}, \mathrm{COMP}=1 \mathrm{~V}$ | 2 | 15 |  | mA |
| Output voltage | VH сомP | $\mathrm{FB}=2.3 \mathrm{~V}, \mathrm{RL}=15 \mathrm{k} \Omega$ to GND | 4.0 | 4.5 |  | V |
|  | VL comp | $\mathrm{FB}=2.7 \mathrm{~V}, \mathrm{RL}=15 \mathrm{k} \Omega$ to VREF |  | 80 | 500 | mV |

## Current sensing section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Voltage gain | Av IS | $\mathrm{Tj}=25^{\circ} \mathrm{C}$ | 2.85 | 3 |  |  |
| Maximum input signal | VTH IS | $\mathrm{FB}=0 \mathrm{~V}$ | 0.9 | 1.0 | V | 1.1 |
| Input bias current | IIS |  |  | -1 | V |  |
| Delay to output | TPD | $\mathrm{Tj}=25^{\circ} \mathrm{C}$, ISNS to OUT |  | -5 | $\mu \mathrm{~A}$ |  |

FA13842, 13843, 13844, 13845

## Output section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| High-level output | VoH | I source $=-20 \mathrm{~mA}$ | 14.5 | 14.75 |  | V |
|  |  | I source $=-100 \mathrm{~mA}$ | 12 | 13.5 |  | V |
| Low-level output | VoL | I sink=20mA |  | 0.15 | 0.3 | V |
|  |  | I sink $=200 \mathrm{~mA}$ |  | 1.5 | 3 | V |
| Rise time | tr | $\mathrm{CL}=1 \mathrm{nF}, \mathrm{Tj}=25^{\circ} \mathrm{C}$ |  | 40 | 150 | ns |
| Fall time | tf | $\mathrm{CL}=1 \mathrm{nF}, \mathrm{Tj}=25^{\circ} \mathrm{C}$ |  | 20 | 150 | ns |

## Under-voltage lockout section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Start threshold | VTH ON | FA13842, 13844 | 15.5 | 16.5 | 17.5 | V |
|  |  | FA13843, 13845 | 8.6 | 9.6 | 10.6 | V |
| Min. operating voltage | VTH OFF |  | 8 | 9 | 10 | V |
| Hysteresis | VHYS | FA13842, 13844 |  | 7.5 |  | V |
|  |  | FA13843, 13845 |  | 0.6 |  | V |

## PWM section

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Maximum duty cycle |  | Dmax | FA13842, 13843 | 94 | 96 | 98 |
|  |  | FA13844, 13845 | 47 | 48 | 50 | $\%$ |
| Minimum duty cycle | Dmin | FB=5V, COMP=Open |  |  | 0 | $\%$ |

## Overall device

| Item | Symbol | Test condition | Min. | Typ. | Max. | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Standby current | ICCL | FA13842, 13844 VcC=14V |  |  | 2 | $\mu \mathrm{~A}$ |
|  |  | FA13843, 13845 Vcc=7V |  |  | 2 | $\mu \mathrm{~A}$ |
| Start-up current | ICc ST | Vcc=Start threshold |  | 12 | 30 | $\mu \mathrm{~A}$ |
| Operating current | Icc OP |  |  | 3 | 5 | mA |
| Zener voltage (Vcc) | Vz | Icc=5mA | 28 | 30 | 34 | V |

■ Characteristic curves ( $\mathrm{Ta}=25^{\circ} \mathrm{C}$ )
Timing resistance vs. oscillation frequency FA13842, FA13843


Timing resistance vs. oscillation frequency
FA13844, FA13845


RT/CT discharge current vs. temperature


Output dead time vs. oscillation frequency
FA13842, FA13843


Output dead time vs. oscillation frequency
FA13844, FA13845


Output max. duty cycle vs. timing resistance FA13842, FA13843


## ISNS threshold voltage vs. COMP voltage



COMP to ISNS offset voltage vs. temperature


Error amp open loop voltage gain and phase vs. frequency


COMP source current vs. COMP voltage


COMP source current vs. temperature


VREF short circuit current vs. temperature


VCC supply current vs. VCC supply voltage


## Output waveform

$\mathrm{Vcc}=15 \mathrm{~V}$, OUT $\mathrm{CL}=1 \mathrm{nF}, \mathrm{Ta}=25^{\circ} \mathrm{C}$


VCC startup current vs. VCC supply voltage FA13842, FA13844

$\mathrm{Vcc}=15 \mathrm{~V}$, OUT $\mathrm{CL}=2.2 \mathrm{nF}, \mathrm{Ta}=25^{\circ} \mathrm{C}$


## - Description of each circuit

## 1. Oscillator

The oscillation frequency is determined by timing resistance $R_{T}$ and timing capacitor $\mathrm{C}_{\mathrm{T}}$, which are connected to RT/CT terminal. $\mathrm{C}_{\mathrm{T}}$ is charged to about 3 V through $\mathrm{R}_{\mathrm{T}}$ from a 5 V reference, and discharged to about 1.4 V by the built-in discharge circuit. (See Fig. 1, 2, 3.)
Blanking pulses are generated in the IC during the $\mathrm{C}_{T}$ discharge period.
The output is fixed in the "low" state by these pulses, and a fixed dead time is produced. See the characteristic curves on page 45 for the oscillation frequency, $\mathrm{R}_{\mathrm{T}}$ and $\mathrm{C}_{\mathrm{T}}$.
In the case of FA13844/45, a flip-flop causes the output to be blanked with every other cycle. Therefore, the switching frequency of a power MOSFET is $1 / 2$ of the oscillation frequency determined by $\mathrm{R}_{\mathrm{T}}$ and $\mathrm{C}_{\mathrm{T}}$. (See Fig. 3.)

## 2. Error amplifier

Inverting input and output are connected to the FB terminal and COMP terminal, respectively. A 2.5 V reference is connected internally to the non-inverting input.
The output voltage is offset by a diode $\mathrm{V}_{\mathrm{F}}$ voltage ( $=0.7 \mathrm{~V}$ ) and divided by three. The divided voltage is connected to the input of the current sensing comparator.

## 3. Current sensing comparator and PWM latch

The "High" state of the OUT terminal begins at the time $\mathrm{C}_{T}$ starts charging. The OUT terminal turns to "Low" when the peak inductor current reaches the threshold level controlled by the error amplifier output (COMP terminal).
The inductor current is converted to a voltage by sensing resistor Rs inserted between GND and the source of a power MOSFET. This voltage is monitored by the ISNS terminal.

The peak current of inductor "lpk" is expressed as follows: lpk=(Vcomp-0.7) / (3•Rs) $\quad 0.7 \mathrm{~V} \fallingdotseq \mathrm{~V}_{\mathrm{F}}$
Vcomp: a voltage on COMP terminal
The maximum value of the threshold level of the current sensing comparator is held to 1 V . Therefore, the maximum peak current " $\operatorname{lpk}$ (max)" is as follows:
$\operatorname{lpk}(\max )=1.0 \mathrm{~V} / \mathrm{Rs}$

## 4. Undervoltage lockout (UVLO)

In order to set the IC in the operation mode before the output stage(OUT terminal) is enabled, two under-voltage lockout comparators are incorporated to monitor the power supply voltage ( $\mathrm{V}_{\mathrm{cc}}$ ) and reference voltage ( $\mathrm{V}_{\text {reF }}$ ).
The threshold level of the V cc comparator is set at $16.5 \mathrm{~V} / 9 \mathrm{~V}$ for FA13842/44 and 9.6V/9V for FA13843/45. In the standby mode, in which the $\mathrm{V}_{\mathrm{cc}}$ is under ON threshold, the power supply current is maintained at nearly 0 (zero). However, a maximum current of $30 \mu \mathrm{~A}$ is required to change from standby mode to operating mode .
The threshold level of the $\mathrm{V}_{\text {ref }}$ comparator is set at about 3.2V/ 2.0 V .

A 30 V zener diode is connected to $\mathrm{V}_{\mathrm{Cc}}$ and GND to protect the IC against overvoltages.


Fig. 1


Fig. 2 FA13842, 13843


Fig. 3 FA13844, 13845

## 5. Output stage

An output stage of CMOS inverter composition is incorporated, thereby making it possible to fully swing the gate voltage of a power MOSFET to the $\mathrm{V}_{\mathrm{cc}}$.
The output stage provides a source current of 400 mA and a sink current of 1 A as the peak current capacity. (When Vcc is 15 V )
The output stage is held in the "Low" state in standby mode.

## 6. Reference voltage

The $5.0 \mathrm{~V}( \pm 5 \%)$ bandgap reference $\left(\mathrm{Tj}=25^{\circ} \mathrm{C}\right)$ is built-in.
It is possible to supply a current of about 10 mA to an external circuit in addition to supplying a charge current to the timing capacitor of the oscillator. (See characteristic curve on page 46.)

Connect a ceramic bypass capacitor of $0.1 \mu \mathrm{~F}$ or higher to the VREF terminal to stabilize this voltage.

## Design advice

## 1. Start-up circuit

A typical start-up circuit is shown in Fig. 4.
The AC INPUT voltage charges capacitor C2 and supplies start-up current to the IC through start-up resistance R1. When this voltage reaches the ON threshold voltage, the IC reverts to the operation mode and electric power is supplied from the bias winding of the transformer thereafter.
Using CMOS process, the start-up current is less than $30 \mu \mathrm{~A}$.
When the start-up resistance is increased, the charging rate of capacitor C2 decreases and start-up time increases. Select the optimum values for R1 and C2.
The relation between the start-up resistance and start-up time for the circuit indicated in Fig. 4 is shown in Fig. 5.
Fig. 6 indicates a method to increase the start-up resistance to reduce loss and shorten start-up time. The start-up time is shortened by reducing the capacitance of C 2 . The bias current is supplied from C3 after start-up.

## 2. Synchronized operation with external signals

The circuit shown in Fig. 7 allows synchronized operation with external signals.
Synchronized operation is started when the RT/CT terminal voltage is raised to about 3 V or higher. (Synchronized at leading edge.)
The external synchronizing signal should be higher than the free-run frequency.
In the case of FA13844/45, the output frequency of the OUT terminal is $1 / 2$ that of the synchronizing signal frequency.


Fig. 4


Fig. 5 Start-up time


Fig. 6


Fig. 7

## 3. Latched shutdown

A typical circuit for latched shutdown is shown in Fig. 8. The voltage of the OUT terminal is kept low if the voltage of the COMP terminal is low. The voltage of the COMP terminal must be set at 0.7 V or less in the application temperature range. (See characteristic curve on page 46 "COMP to ISNS offset voltage vs temperature".)
The source current from the COMP terminal is less than about 1.3 mA .

Use of a thyristor such as that shown in Fig. 9 is not effective because the saturation voltage of the thyristor is higher than 0.7 V . When a thyristor is used, increase the voltage of the FB terminal to more than 3V as shown in Fig.10. In the case of a latched shutdown, it is necessary to supply a current larger than the hold current of the thyristor structure circuit or of the thyristor. This current should be provided through a start-up resistor from the AC input.

Latched shutdown with a thyristor using the COMP terminal is not effective.


Fig. 8


Fig. 9


Fig. 10

## 3-1 The method of detecting an overvoltage (detection

 on primary side)A typical latched shutdown circuit to protect against overvoltages detected on the primary side is shown in Fig. 11. When the secondary voltage increases in the flyback circuit, the voltage of the bias winding also increases in proportion. When this voltage increase is detected by zener diode ZD1, a latched shutdown is accomplished. As the secondary voltage is detected through a transformer, detection accuracy is low.

## 3-2 The method of detecting an overvoltage (detection on secondary side)

A typical latched shutdown circuit to protect against overvoltages detected on the secondary side is shown in Fig. 12.
The detected voltage accuracy is high compared to overvoltage detection on the primary side.

## 3-3 The method of detecting an overcurrent (detection of primary current)

A typical primary overcurrent detection circuit is shown in Fig. 13.

## 3-4 The method of detecting an overcurrent (detection

 of secondary current)A typical secondary overcurrent detection circuit is shown in Fig. 14


Fig. 11


Fig. 14

## 4. Soft start

A soft-start circuit is shown in Fig. 15.
An aproximate soft-start time is determined with the following calculation. This soft-start time is defined as the time the ISNS terminal threshold voltage increases from 0 V to 1 V .
tsoft-start $[\mathrm{ms}]=4.3 \cdot \mathrm{C} 9[\mu \mathrm{~F}]$

## 5. Suppression of noise at the current sensing terminal

As each cycle current value is monitored in the current mode control, there is the possibility that a malfunction will occur even with a relatively low noise level. Therefore, it is necessary to add a CR filter to reduce the level of noise at the current sensing terminal. (See Fig. 16.)

## 6. ON/OFF circuit with an external signal

A typical ON/OFF circuit is shown in Fig. 17.
The output stage (OUT terminal) is enabled when the voltage at the FB terminal is reduced to less than 2.0 V and is disabled when the FB terminal voltage increases to more than 3 V . Set the voltage of the FB terminal at a maximum of 5.3 V in this case.


Fig. 15


Fig. 16


Fig. 17

## 7. Feedback circuit

## 7-1 A method that does not use an internal ER AMP

A method that does not use an internal ER AMP is shown in Fig. 18. Connect the FB terminal to GND and connect an optocoupler to the COMP terminal of the ER AMP output for feedback control.
It is possible to obtain a precise power supply output voltage, because the output voltage is monitored directly on the secondary side.
Be sure to connect the FB terminal to the GND in this case.
There is the possibility of a malfunction occuring if the FB terminal is open.

## 7-2 A method using an internal ER AMP

A method using an internal ER AMP is shown in Fig. 19. In the flyback circuit, the bias winding voltages of the transformer are proportional to the secondary winding voltage. Therefore, V cc is approximately proportional to the DC output voltage on the secondary side.
Vcc is divided by resistors and monitored at the FB terminal to control the output voltage.
This feedback circuit consists of a minimal number of external components. However, regulation of the DC output voltage is poor because the output voltage is not monitored directly.

## 8. Slope compensation

It is well known that a current mode converter that controls peak current can oscillate irregularly when the inductor current is continuous and the duty cycle is greater than $50 \%$.
This irregular oscillation is called subharmonic oscillation. The period of subharmonic oscillation is equal to the integral number of the switching periods.
This phenomenon is shown in Fig. 20.
Lu indicates the positive slope of the inductor current. The slope is determined by the input voltage and the primary inductance value of the transformer. -Ld indicates the negative slope, which is determined by the rate of energy discharge to the secondary side.

Fig. 20 shows the inductor current waveform when $T$ reveals the oscillation period and Is reveals the control signal of the peak inductor current. Ton and Toff vary even when having the same T, Is, Lu and -Ld.
If it is assumed in Fig. 21 that the inductor current varies $\Delta$ it at t 0 , the variation $\Delta \mathrm{i}_{\mathrm{L}}$ ' of the inductor current at t 1 is larger than $\Delta \mathrm{i}$ at t 0 . Thereafter, this inductor current variation gradually increases, and as a result, subharmonic oscillation occurs.


Fig. 18


Fig. 19


Fig. 20


Fig. 21

Fig. 22 illustrates a case when the inductor current variation $\Delta \mathrm{i} \mathrm{L}^{\prime}$ at $\mathrm{t1}$ is smaller than $\Delta \mathrm{iL}$ at t0. In this case, inductor current variations gradually converges and the inductor current becomes stable.
It is necessary to apply slope compensation to the control signals in order to prevent such subharmonic oscillations when the inductor current is continuous and the duty cycle is greater than $50 \%$.

The waveform of the inductor current when slope compensation is applied is shown in Fig. 23.
Slope compensation adds the negative slope of inclination -Kc to the control signal of the inductor peak current. $\Delta \mathrm{i}$ ' ' shows the variation of the inductor current at t 1 when slope compensation is not applied, and $\Delta i{ }^{\prime}$ 's shows the variation of the inductor current at $t 1$ when slope compensation is applied.
Thus, $\Delta \mathrm{iL}$ ' can be changed by -Kc , and $\Delta \mathrm{IL}$ ' s becomes smaller when -Kc is large. It is necessary to apply slope compensation to satisfy the equation $\Delta \mathrm{iL} \geq \Delta \mathrm{iL}$ 's, that is,
$\mathrm{I}-\mathrm{Kc} \mathrm{I} \geq \mathrm{I}-1 / 2 \mathrm{Ld} \mathrm{I}$ as the condition which achieves stable operation.
Typical circuits are shown in Fig. 24 and 25.


Fig. 22


Fig. 23


Fig. 24


Fig. 25

## ■ Application circuit



Parts tolerances characteristics are not defined in the circuit design sample shown above. When designing an actual circuit for a product, you must determine parts tolerances and characteristics for safe and economical operation.

